Application Note

EtherCAT® Slave Controller

Section I – Technology
(Online at http://www.beckhoff.com)

Section II – Register Description
(Online at http://www.beckhoff.com)

Section III – Hardware Description
(Online at http://www.beckhoff.com)

Application Note – PHY Selection Guide
Requirements to Ethernet PHYs used for EtherCAT
Ethernet PHY Examples
EtherCAT over optical links (FX)
The Beckhoff EtherCAT Slave Controller (ESC) documentation covers the following Beckhoff ESCs:

- ET1200
- ET1100
- EtherCAT IP Core for Intel® FPGAs
- EtherCAT IP Core for Xilinx® FPGAs
- ESC20

The documentation is organized in three sections. Section I and section II are common for all Beckhoff ESCs, Section III is specific for each ESC variant.

The latest documentation is available at the Beckhoff homepage (http://www.beckhoff.com).

## Section I – Technology (All ESCs)

Section I deals with the basic EtherCAT technology. Starting with the EtherCAT protocol itself, the frame processing inside EtherCAT slaves is described. The features and interfaces of the physical layer with its two alternatives Ethernet and EBUS are explained afterwards. Finally, the details of the functional units of an ESC like FMUJ, SyncManager, Distributed Clocks, Slave Information Interface, Interrupts, Watchdogs, and so on, are described.

Since Section I is common for all Beckhoff ESCs, it might describe features which are not available in a specific ESC. Refer to the feature details overview in Section III of a specific ESC to find out which features are available.

## Section II – Register Description (All ESCs)

Section II contains detailed information about all ESC registers. This section is also common for all Beckhoff ESCs, thus registers, register bits, or features are described which might not be available in a specific ESC. Refer to the register overview and to the feature details overview in Section III of a specific ESC to find out which registers and features are available.

## Section III – Hardware Description (Specific ESC)

Section III is ESC specific and contains detailed information about the ESC features, implemented registers, configuration, interfaces, pinout, usage, electrical and mechanical specification, and so on. Especially the Process Data Interfaces (PDI) supported by the ESC are part of this section.

## Additional Documentation

Application notes and utilities can also be found at the Beckhoff homepage. Pinout configuration tools for ET1100/ET1200 are available. Additional information on EtherCAT IP Cores with latest updates regarding design flow compatibility, FPGA device support and known issues are also available.

## Trademarks

Backhoff®, TwinCAT®, EtherCAT®, Safety over EtherCAT®, TwinSAFE® and XFC® are registered trademarks of and licensed by Beckhoff Automation GmbH & Co. KG. Other designations used in this publication may be trademarks whose use by third parties for their own purposes could violate the rights of the owners.

## Patent Pending

The EtherCAT Technology is covered, including but not limited to the following German patent applications and patents: DE10304637, DE102004044764, DE102005009324, DE102007017853 with corresponding applications or registrations in various other countries.

## Disclaimer

The documentation has been prepared with care. The products described are, however, constantly under development. For that reason the documentation is not in every case checked for consistency with performance data, standards or other characteristics. In the event that it contains technical or editorial errors, we retain the right to make alterations at any time and without warning. No claims for the modification of products that have already been supplied may be made on the basis of the data, diagrams and descriptions in this documentation.

## Copyright


The reproduction, distribution and utilization of this document as well as the communication of its contents to others without express authorization are prohibited. Offenders will be held liable for the payment of damages. All rights reserved in the event of the grant of a patent, utility model or design.
2.3
- Renesas µPD60610/µPD60611: Auto-TX-Shift required (data sheet was updated)
- Renesas µPD60610/µPD60611/µPD60620/µPD60621: MI link detection and configuration can only be enabled with certain IP Core versions
- Texas Instruments TLK105/TLK106/TLK110: MI link detection and configuration must not be enabled
- Microchip PHYs: added notes for an internal pull-up resistor at MCLK pin
- Added note for PHYs with Enhanced link detection recommendation
- Editorial changes

2.4
- Microchip PHYs: added comments regarding SPEED LED usage
- Added Microchip KSZ8061
- Added Texas Instruments TLK111
- PHY address offset recommendations for IP core relaxed because IP core supports any PHY address offset now.

2.5
- Added note regarding odd nibble detection for Texas Instruments TLK105, TLK106, TLK110, TLK111
- Updated requirements for Texas Instruments DP83xxx PHYs, especially DP83849 restrictions with ET1100/ET1200
- Added Texas Instruments DP83822
- Changed recommended PHY address offset for Texas Instruments DP83620/DP83630/DP83640/DP83848: use offset 16 with ET1100-0003/ET1200-0003

2.6
- Changed recommended PHY address offset for Microchip KSZ8001L: use offset 16 with ET1100-0003/ET1200-0003
- Added Davicom Semiconductor DM9162 and DM9163
- Added Microchip KSZ8091MLX
- Added Microsemi VCS8530 and VCS8540
- Updated comments for Texas Instruments PHYs
- Editorial changes
1 Overview

An EtherCAT Slave Controller (ESC) takes care of the EtherCAT communication as an interface between the EtherCAT fieldbus (Ethernet) and the slave application. EtherCAT uses standard Fast Ethernet. Transmission speed for EtherCAT is fixed to 100 Mbit/s with Full Duplex communication. EtherCAT Slave Controllers process Ethernet frames on the fly.

This application note provides an overview of the requirements to Ethernet PHYs used for EtherCAT devices. An example list of Ethernet PHYs currently expected to be suitable for EtherCAT is also provided.

This application note applies to the following Beckhoff EtherCAT Slave Controllers:

- ET1200-0003
- ET1100-0003
- EtherCAT IP Core for Intel®/Xilinx® FPGAs V3.0.2/V3.00c and later
- ESC10/20

Refer to the ESC data sheets for further information. The ESC data sheets are available from the Beckhoff homepage (http://www.beckhoff.com).

![EtherCAT Segment](image-url)

Figure 1: EtherCAT Segment
2 Ethernet PHY Requirements

ESCs which support Ethernet Physical Layer use MII interfaces, some do also support RMII/RGMII interfaces. Since RMII/RGMII PHYs include TX FIFOs, they increase the forwarding delay of an EtherCAT slave device as well as the jitter. RMII/RGMII is not recommended due to these reasons.

EtherCAT and Beckhoff ESCs have some general requirements to Ethernet PHYs, which are typically fulfilled by state-of-the-art Ethernet PHYs.

The MII interfaces of Beckhoff ESCs are optimized for low processing/forwarding delays by omitting a transmit FIFO. To allow this, the Beckhoff ESCs have additional requirements to Ethernet PHYs, which are easily accomplished by several PHY vendors.

Refer to Section III of the ESC documentation for ESC specific information about supported features.

Requirements to Ethernet PHYs used for EtherCAT:
- The PHYs have to comply with IEEE 802.3 100BaseTX or 100BaseFX.
- The PHYs have to support 100 Mbit/s Full Duplex links.
- The PHYs have to provide an MII (or RMII/RGMII') interface.
- The PHYs have to use autonegotiation in 100BaseTX mode.
- The PHYs have to support the MII management interface.
- The PHYs have to support MDI/MDI-X auto-crossover in 100BaseTX mode.
- PHY link loss reaction time (link loss to link signal/LED output change) has to be faster than 15 μs to enable redundancy operation2.
- The PHYs must not modify the preamble length.
- The PHYs must not use IEEE802.3az Energy Efficient Ethernet.
- The PHYs must offer the RX_ER signal (MII/RMII) or RX_ER as part of the RX_CTL signal (RGMII).

Additional requirements to Ethernet PHYs used with Beckhoff ESCs:
- The PHYs have to provide a signal indicating a 100 Mbit/s (Full Duplex) link3, typically a configurable LED output. The signal polarity is active low or configurable for some ESCs.
- The PHY addresses should be equivalent to the logical port number (0-3). Some ESCs also support a fixed offset (e.g. offset 16, PHY addresses are logical port number plus 16: 16-19), an arbitrary offset, or even individually configurable PHY addresses. If none of these possibilities can be used, the PHY address should be configured to logical port number plus 1 (1-4), although some features (e.g., Enhanced Link Detection) can not be used in this case, because apart from the optional configurable PHY address offset, the PHY addresses are hard-coded inside the ESCs.
- PHY configuration must not rely on configuration via the MII management interface, i.e., required features have to be enabled after power-on, e.g., by default or by strapping options. PHY startup should not rely on MII management interface, i.e., MDC clocking, since many ESCs do not communicate with the PHY via management interface unless the EtherCAT master requests this (only the EtherCAT IP Core with MII Link detection and configuration will communicate without master interaction).

Additional requirements to Ethernet PHYs used with Beckhoff ESCs using the MII Interface:
- All PHYs connected to one ESC and the ESC itself must share the same clock source, so a TX FIFO can be omitted. This can be achieved by sourcing the PHYs from an ESC clock output or by sourcing the PHYs and the ESC from the same quartz oscillator. The ESC10/20 uses TX_CLK as a clock source, both PHYs have to share the same quartz oscillator.
- The phase offset between TX_CLK and the clock input of the PHYs is compensated inside the ESC, either manually by configuration or automatically. The clock period cannot change between the devices since the PHYs and the ESC have to share the same clock source.
- Manual TX Shift compensation: ET1100, ET1200, and IP Core provide a TX Shift configuration option (configurable TX_EN/TXD signal delay by 0/10/20/30 ns) which is used for all MII ports. Thus, all PHYs connected to one ESC must have the same fixed phase relation between TX_CLK and the clock input of the PHY, with a tolerance of ±5 ns. The phase relation has to be the same each time the PHYs are powered on/establish a link. As the ESC10/20 use TX_CLK as device clock source, configuration is not necessary, but the requirements for manual TX Shift compensation have to be fulfilled anyway. Automatic TX Shift compensation: The IP Core supports automatic TX Shift compensation individually for each port. With automatic TX Shift compensation, the PHYs are not required to have the same fixed phase relation each time they are powered on/establish a link.

Recommendations to Ethernet PHYs used for EtherCAT:
- Receive and transmit delays should be deterministic, and as low as possible.
- Maximum cable length should be ≥ 120 m to maintain a safety margin if the standard maximum cable length of 100 m is used.
- ESD tolerance should be as high as possible (4kV or better).
- Baseline wander should be compensated (the PHYs should cope with the ANSI X3.263 DDJ test pattern for baseline wander measurements at maximum cable length).
- The PHYs should detect link loss within the link loss reaction time of 15 μs also if only one of the RX+ and RX- lines gets disconnected.
- The PHYs should maintain the link state regardless of the received symbols, as long as the symbols are valid.
- Ethernet PHYs for 100BaseFX should implement Far-End-Fault (FEF) completely (generation and detection).
- MDC should not incorporate pull-up/pull-down resistors, as this signal is used as a configuration input signal by some ESCs.
- Restriction of Autonegotiation advertisement to 100 Mbit/s / Full Duplex is desirable (configured by hardware strapping options).
- Power consumption should be as low as possible.
- I/O voltage: 3.3V should be supported for current ASIC and FPGA ESCs, additional 2.5V/1.8V I/O support is recommended for recent FPGA ESCs.
- Single power supply according to I/O voltage.
- The PHY should use a 25 MHz clock source (quartz oscillator or ESC output).
- Industrial temperature range should be supported.

NOTE: The following requirements defined by IEEE802.3 have to be observed:
- a) the preamble length should be maintained. Accumulating preamble reduction below 2 bytes including Start-of-Frame-Delimiter/SFD (0x5D 5D) must not occur. ESCs can not regenerate preambles to 8 bytes including SFD because of the on-the-fly processing: received and transmitted preamble length is identical.
- b) receive and transmit delays should comply with the standard (RX delay should be below ~320 ns, TX delay below ~140 ns).
- c) MII Management interface should not require additional MCLK cycles or continuous MCLK.
- d) Minimum cable length is 0 m

Recommendations to FX transceivers used for EtherCAT:
- The transceiver should have an input for disabling the transceiver/transmitter (for Enhanced FX link detection; e.g. enable, power-down or reset).

1 RMII/RGMII is only supported by the EtherCAT IP Core
2 This can either be achieved by a PHY with such a link loss reaction time, or by activating Enhanced link detection in the ESC. Enhanced link detection uses the RX_ER signal, and it requires that the PHY asserts RX_ER both inside and outside of frames for each invalid symbol. Enhanced link detection requires proper PHY address configuration.
3 If a combined signal (100 Mbit/s link with Full Duplex) is not available, a signal indicating a 100 Mbit/s link might be used. Take care that the link signal is inactive in case of no link. If only a Link signal is available, this might be used in combination with (combined) activity signals. Some PHYs toggle the 100 Mbit/s speed signal during autonegotiation, this is a problem for hot-connecting. Use a link signal in this case.
4 The ±5ns tolerance is valid for PHYs using the IEEE802.3 TX specification (TX signal change is allowed in a time window of 25 ns, TX signals are stable in a window of 15 ns). If the PHY has a larger window for changing the TX signals (25 ns + x), the tolerance will be ±(5ns + x/2).
3 PHY Connection

Figure 2 shows the principle connection between ESC\(^5\) and PHY. The clock source of Ethernet PHYs and ESC has to be the same quartz or quartz oscillator. TX_CLK is usually not connected unless automatic TX Shift compensation is used, because the ESCs do not incorporate a TX FIFO. The TX signals can be delayed inside the ESC for TX_CLK phase shift compensation. LINK_STATUS is an LED output indicating a 100 Mbit/s (Full Duplex) link.

Refer to ESC data sheet Section III for details about Ethernet PHY connection of a specific ESC.

---

**Table 1: Required Ethernet PHY signals using MII**

<table>
<thead>
<tr>
<th>Signal</th>
<th>Required</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLK25</td>
<td>Mandatory</td>
<td>Shared 25 MHz clock source between ESC and PHY</td>
</tr>
<tr>
<td>LINK_STATUS</td>
<td>Mandatory</td>
<td>LINK LED signal, required for fast link loss reaction time</td>
</tr>
<tr>
<td>RX_CLK</td>
<td>Mandatory</td>
<td></td>
</tr>
<tr>
<td>RX_DV</td>
<td>Mandatory</td>
<td></td>
</tr>
<tr>
<td>RXD[3:0]</td>
<td>Mandatory</td>
<td></td>
</tr>
<tr>
<td>RX_ER</td>
<td>Mandatory</td>
<td>Required for error detection and error source localization</td>
</tr>
<tr>
<td>COL</td>
<td>Not used</td>
<td>EtherCAT uses full duplex only</td>
</tr>
<tr>
<td>CRS</td>
<td>Not used</td>
<td>EtherCAT uses full duplex only</td>
</tr>
<tr>
<td>TX_CLK</td>
<td>Optional</td>
<td>Optional for automatic TX Shift compensation</td>
</tr>
<tr>
<td>TXD[3:0]</td>
<td>Mandatory</td>
<td></td>
</tr>
<tr>
<td>TX_EN*</td>
<td>Mandatory</td>
<td></td>
</tr>
<tr>
<td>TXD[3:0]*</td>
<td>Mandatory</td>
<td></td>
</tr>
<tr>
<td>MDIO</td>
<td>Optional</td>
<td>Recommended especially for debugging</td>
</tr>
<tr>
<td>MDC</td>
<td>Optional</td>
<td>Recommended especially for debugging</td>
</tr>
</tbody>
</table>

**Table 2: Required Ethernet PHY signals using RMII**

<table>
<thead>
<tr>
<th>Signal</th>
<th>Required</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>REF_CLK</td>
<td>Mandatory</td>
<td>Shared 50 MHz clock source between ESC and PHY</td>
</tr>
<tr>
<td>LINK_STATUS</td>
<td>Mandatory</td>
<td>LINK LED signal, required for fast link loss reaction time</td>
</tr>
<tr>
<td>CRS_DV</td>
<td>Mandatory</td>
<td></td>
</tr>
<tr>
<td>RXD[1:0]</td>
<td>Mandatory</td>
<td></td>
</tr>
<tr>
<td>RX_ER</td>
<td>Mandatory</td>
<td>Required for error detection and error source localization</td>
</tr>
<tr>
<td>TX_EN</td>
<td>Mandatory</td>
<td></td>
</tr>
<tr>
<td>TXD[1:0]</td>
<td>Mandatory</td>
<td></td>
</tr>
<tr>
<td>MDIO</td>
<td>Optional</td>
<td>Recommended especially for debugging</td>
</tr>
<tr>
<td>MDC</td>
<td>Optional</td>
<td>Recommended especially for debugging</td>
</tr>
</tbody>
</table>

**Table 3: Required Ethernet PHY signals using RGMII**

<table>
<thead>
<tr>
<th>Signal</th>
<th>Required</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLK25_2NS</td>
<td>Mandatory</td>
<td>25 MHz clock signal with 2 ns phase shift, used for TX_CLK</td>
</tr>
<tr>
<td>LINK_STATUS</td>
<td>Mandatory</td>
<td>LINK LED signal, required for fast link loss reaction time</td>
</tr>
<tr>
<td>RX_CLK</td>
<td>Mandatory</td>
<td></td>
</tr>
<tr>
<td>RX_CTL</td>
<td>Mandatory</td>
<td></td>
</tr>
<tr>
<td>RXD[3:0]</td>
<td>Mandatory</td>
<td></td>
</tr>
<tr>
<td>TX_CLK</td>
<td>Mandatory</td>
<td></td>
</tr>
<tr>
<td>TX_CTL</td>
<td>Mandatory</td>
<td></td>
</tr>
<tr>
<td>TXD[0:3]</td>
<td>Mandatory</td>
<td></td>
</tr>
<tr>
<td>MDIO</td>
<td>Optional</td>
<td>Recommended especially for configuration and debugging</td>
</tr>
<tr>
<td>MDC</td>
<td>Optional</td>
<td>Recommended especially for configuration and debugging</td>
</tr>
</tbody>
</table>

3.2 Clock supply

The initial accuracy at room temperature of the PHY clock source has to be 25 ppm or better. This enables FIFO size reduction, i.e., forwarding delay reduction, and supports fast DC locking.

---

\(^{5}\) ESC10/20 uses TX_CLK of a PHY as the clock source of the ESC. FPGAs with IP Core only support the quartz oscillator alternative.
4 Example Ethernet PHYs

In this chapter, some example Ethernet PHYs which are assumed to fulfill the EtherCAT requirements are presented, as well as an overview of Ethernet PHYs which are assumed to not fulfill these requirements. These lists represent a current collection of information from data sheets, vendors, and basic hardware tests for some devices, and they represent the best of current knowledge. These lists do not imply any kind of certification for EtherCAT, since none of these PHYs has been tested thoroughly to fulfill each individual EtherCAT or IEEE802.3 requirement. These lists are only intended for sharing current information about Ethernet PHYs for EtherCAT, and they are still work-in-progress.

The Ethernet PHYs were either judged by a brief overview of their data sheets or by additional basic hardware communication tests (basic hardware communication tests are indicated in the table).

The example Ethernet PHYs for EtherCAT shown in the following tables are sorted alphabetically by vendor name, not by preference. The selection of Ethernet PHYs was restricted to 1-4 port 10/100 Mbit/s Ethernet PHYs. These tables are incomplete in terms of Ethernet PHY vendors and Ethernet PHY devices – they just give some examples, and it is likely that other devices and devices from different vendors meet the requirements as well.

It can not be guaranteed that the mentioned Ethernet PHYs, future revisions of them, or product changes are or will be fully EtherCAT compatible or not, nor that they are compatible with individual ESCs – because of ESC specific options (e.g., configurable link polarity, supported PHY address offsets, Enhanced Link detection, automatic TX Shift compensation). As far as known, restrictions and features of the PHYs impacting their EtherCAT usage are added to the tables.

Table 1 indicates for which ESC the PHY is assumed to be suitable, and which features have to be enabled and which settings have to be made for the ESC/PHY combination.

4.1 Enhanced Link Detection

Some Ethernet PHYs require Enhanced Link Detection to be activated in order to achieve sufficient link loss reaction times.

PHYs which require Enhanced Link Detection to be activated are marked in the following table. Enhanced Link Detection is generally recommended because additional faults are detected and link loss reaction time is improved.

For back-to-back connections, Enhanced Link Detection must not be activated.

4.2 Auto TX Shift

Some Ethernet PHYs cannot guarantee a fixed phase relation between their clock input and TX_CLK. The Auto TX Shift feature compensates these phase shift variations, as long as the phase shift is at least constant while the link is up. Auto TX Shift is not equivalent to a TX FIFO, it is just a controlled output phase for the TX signals. ESC and PHY have to share the same clock source anyway.

PHYs which require Auto TX Shift to be activated are marked in the following table.
4.3 Example Ethernet PHYs

Table 4: Example Ethernet PHYs assumed to fulfill EtherCAT requirements

<table>
<thead>
<tr>
<th>Vendor / Device</th>
<th>ET1200 suitable</th>
<th>ET1100 suitable</th>
<th>IP Core suitable</th>
<th># Ports</th>
<th>Basic HW test</th>
<th>TX_CLK fixed phase</th>
<th>PHY addr.</th>
<th>PHY addr. offset</th>
<th>Link loss reaction time</th>
<th>Enhanced Link Detection</th>
<th>Auto-TX-Shift (IP Core only)</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>Broadcom</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>BCM55211</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>1</td>
<td>yes (Data sheet&lt;sup&gt;6&lt;/sup&gt;)</td>
<td>0-31</td>
<td>0</td>
<td>1.3 µs</td>
<td>recommended&lt;sup&gt;11&lt;/sup&gt;</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>BCM55222</td>
<td>X&lt;sup&gt;12&lt;/sup&gt;</td>
<td>X</td>
<td>X</td>
<td>2</td>
<td>yes (Data sheet)</td>
<td>0-31</td>
<td>0</td>
<td>1.3 µs</td>
<td>recommended&lt;sup&gt;11&lt;/sup&gt;</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>BCM55241</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>1</td>
<td>yes (Data sheet)</td>
<td>0-7, 9, 16, 24</td>
<td>0</td>
<td>45 µs</td>
<td>required</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Cortina Systems</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LXT973</td>
<td>(X&lt;sup&gt;11,13&lt;/sup&gt;)</td>
<td>(X&lt;sup&gt;13&lt;/sup&gt;)</td>
<td>X</td>
<td>2</td>
<td>yes Measurement&lt;sup&gt;13&lt;/sup&gt;</td>
<td>0-31</td>
<td>0</td>
<td>1.9 ms</td>
<td>required</td>
<td>provisionally&lt;sup&gt;12&lt;/sup&gt;</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Davicom Semiconductor</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DM9161B</td>
<td>-</td>
<td>-</td>
<td>X</td>
<td>1</td>
<td>X</td>
<td>0-31</td>
<td>0</td>
<td>provisionally</td>
<td>provisionally</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DM9162</td>
<td>-</td>
<td>-</td>
<td>X</td>
<td>1</td>
<td>no</td>
<td>0-31</td>
<td>0</td>
<td>1.79 ms</td>
<td>required</td>
<td>required</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DM9163</td>
<td>-</td>
<td>-</td>
<td>X</td>
<td>1</td>
<td>no</td>
<td>0-31</td>
<td>0</td>
<td>1.79 ms</td>
<td>required</td>
<td>required</td>
<td></td>
<td></td>
</tr>
<tr>
<td>IC Plus Corp.</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IP101ALF</td>
<td>-</td>
<td>-</td>
<td>X</td>
<td>1</td>
<td>X</td>
<td>0-31</td>
<td>0</td>
<td>provisionally</td>
<td>provisionally</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IP101G</td>
<td>-</td>
<td>-</td>
<td>X</td>
<td>1</td>
<td>0, 1, x</td>
<td>0-31</td>
<td>0</td>
<td>provisionally</td>
<td>provisionally</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Marvell</td>
<td>BBE3015</td>
<td>BBE3018</td>
<td>X</td>
<td>1</td>
<td>no</td>
<td>0-31</td>
<td>0</td>
<td>provisionally</td>
<td>required</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Maxim</td>
<td>78Q2123</td>
<td>78Q2133</td>
<td>X</td>
<td>1</td>
<td>0/1</td>
<td>0-31</td>
<td>0</td>
<td>provisionally</td>
<td>PHY addr. 0 = Broadcast. Only for single port devices, because only one PHY address can be used.</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<sup>6</sup> The following requirements were not part of the basic hardware test: MDI/MDI-X auto-crossover, MII management interface, TX clock phase relation, and preamble length maintenance. These requirements are assumed to be fulfilled either according to the data sheet or vendor notice. Hardware tests are typically performed with only one of the ESC types, e.g., IP Core.

<sup>7</sup> Information about fixed phase shift between TX_CLK and PHY clock source from data sheet or from vendor.

<sup>8</sup> PHY address range supported by PHY. Special PHY addresses are excluded (Broadcast/Isolate/Power down).

<sup>9</sup> Suggested PHY address offset. ET1100 and ET1200 only support a PHY address offset of 0 or 16. A PHY address offset of 0 means PHY addresses 0-3 are used, an offset of 16 means PHY addresses 16-19 are used, etc.

<sup>10</sup> Only for XTLA, not approved for REF_CLK. According to Broadcom, a quartz oscillator can be connected to XTLA as well.

<sup>11</sup> Recommended for IP Core only. Should not be enabled for ET1100/ET1200 (otherwise there is a potential risk of an additional link-down/link-up cycle caused by ET1100/ET1200 directly after the link is re-established.

<sup>12</sup> ET1200 support only one Ethernet port, so only one port of the PHY can be used.

<sup>13</sup> Measurements from the vendor with LXT973 indicated that there is a fixed TX_CLK phase relation, but a general statement could not be made. It is assumed that Auto-TX-Shift is not required and that ET1200/ET1100 are supported, but provisionally Auto-TX-Shift should be turned on.
<table>
<thead>
<tr>
<th>Vendor / Device</th>
<th>ET1100 suitable</th>
<th>ET1100 suitable</th>
<th>IP Core suitable</th>
<th># Ports</th>
<th>Basic HW test</th>
<th>TX_CLK fixed phase</th>
<th>PHY addr.</th>
<th>PHY addr. offset</th>
<th>Link loss reaction time</th>
<th>Enhanced Link Detection</th>
<th>Auto-TX-Shift (IP Core only)</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>Microchip</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>KSZ8001L</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>1</td>
<td>yes (Vendor)</td>
<td>1-31</td>
<td>ET1100/ ET1200: 16 IP: 1-31</td>
<td>provisionally</td>
<td>0 = Broadcast. The KSZ8001 might have a pull-up resistor at the MCLK pin, which might interfere with an external pull-down resistor for strapping. The SPEED LED might toggle during link up, causing lost frames for a short period. Either enable MI Link Detection and Configuration or use LINK LED (requires enabling via management interface).</td>
<td>PHY addr.</td>
<td>0 = Broadcast. The MICROMON signal has to be used as link signal. PHY addresses 1-31 require access via management interface (managed mode). First MI access 15 ms after reset or later, requires extra logic. Additional reset pulse required in unmanaged mode.</td>
<td></td>
</tr>
<tr>
<td>KSZ8041TL Rev. A4</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>1</td>
<td>yes (Vendor)</td>
<td>1-7</td>
<td>1-7</td>
<td>10 µs</td>
<td>recommended14</td>
<td></td>
<td></td>
<td>Elastix SRM16 only.</td>
</tr>
<tr>
<td>KSZ8041NL Rev. A4</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>5.3 µs</td>
<td>recommended14</td>
<td></td>
<td></td>
<td></td>
<td>Elastix SRM16 only.</td>
</tr>
<tr>
<td>KSZ8051 MLI Rev. A2</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>1</td>
<td>yes (Vendor)</td>
<td>0-7</td>
<td>0</td>
<td>5.3 µs</td>
<td>recommended14</td>
<td></td>
<td></td>
<td>Elastix SRM16 only.</td>
</tr>
<tr>
<td>KSZ8061MNX</td>
<td>X14</td>
<td>X14</td>
<td>X</td>
<td>1</td>
<td>yes (Data sheet)</td>
<td>1-7</td>
<td>ET1100/ ET1200: 0 IP: 1-7</td>
<td>4.8 µs</td>
<td>ET1100/ ET1200: off IP: recommended</td>
<td>Disable Fixed RX PHY latency via management interface, otherwise preamble reduction possible. PHY addr. 0 = Broadcast. ET1100/ET1200: if port 0 is used, set PHY addresses to 1-4, PHY address offset to 0. Disable Enhanced link detection or add CPLD/µC for address conversion.</td>
<td>PHY addr.</td>
<td>0 = Broadcast. ET1100/ET1200: if port 0 is used, set PHY addresses to 1-4, PHY address offset to 0. Disable Enhanced link detection or add CPLD/µC for address conversion.</td>
</tr>
<tr>
<td>KSZ8061MNG</td>
<td>X14</td>
<td>X14</td>
<td>X</td>
<td>1</td>
<td>yes (Data sheet)</td>
<td>0-7</td>
<td>0</td>
<td>4.8 µs</td>
<td></td>
<td>Disable Fixed RX PHY latency via management interface, otherwise preamble reduction possible.</td>
<td>Enable B_CAST_OFF to support PHY addr. 0 (otherwise PHY addr. 0 = Broadcast). The SPEED LED might toggle during link up, causing lost frames for a short period. Either enable MI Link Detection and Configuration or use LINK LED (requires enabling via management interface).</td>
<td></td>
</tr>
<tr>
<td>KSZ8061RNB/RND</td>
<td>-</td>
<td>-</td>
<td>X</td>
<td>1</td>
<td>n. a.</td>
<td>1-7</td>
<td>4.8 µs</td>
<td>recommended</td>
<td></td>
<td>Disable Fixed RX PHY latency via management interface, otherwise preamble reduction possible. PHY addr. 0 = Broadcast.</td>
<td>Enable B_CAST_OFF to support PHY addr. 0 (otherwise PHY addr. 0 = Broadcast). The SPEED LED might toggle during link up, causing lost frames for a short period. Either enable MI Link Detection and Configuration or use LINK LED (requires enabling via management interface).</td>
<td></td>
</tr>
<tr>
<td>KSZ8081MNX</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>1</td>
<td>yes (Data sheet)</td>
<td>0-7</td>
<td>4.4 µs</td>
<td>recommended</td>
<td></td>
<td>Enable B_CAST_OFF to support PHY addr. 0 (otherwise PHY addr. 0 = Broadcast). The KSZ8081 has a pull-up resistor at the MCLK pin, which might interfere with an external pull-down resistor for strapping. The SPEED LED might toggle during link up, causing lost frames for a short period. Either enable MI Link Detection and Configuration or use LINK LED (requires enabling via management interface).</td>
<td>Enable B_CAST_OFF to support PHY addr. 0 (otherwise PHY addr. 0 = Broadcast). The KSZ8081 has a pull-up resistor at the MCLK pin, which might interfere with an external pull-down resistor for strapping. The SPEED LED might toggle during link up, causing lost frames for a short period. Either enable MI Link Detection and Configuration or use LINK LED (requires enabling via management interface).</td>
<td></td>
</tr>
<tr>
<td>KSZ8091MLX</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>1</td>
<td>yes (Data sheet)</td>
<td>0-7</td>
<td>4.4 µs</td>
<td>recommended</td>
<td></td>
<td>Enable B_CAST_OFF to support PHY addr. 0 (otherwise PHY addr. 0 = Broadcast). The KSZ8091 has a pull-up resistor at the MCLK pin, which might interfere with an external pull-down resistor for strapping. The SPEED LED might toggle during link up, causing lost frames for a short period. Either enable MI Link Detection and Configuration or use LINK LED (requires enabling via management interface).</td>
<td>Enable B_CAST_OFF to support PHY addr. 0 (otherwise PHY addr. 0 = Broadcast). The KSZ8091 has a pull-up resistor at the MCLK pin, which might interfere with an external pull-down resistor for strapping. The SPEED LED might toggle during link up, causing lost frames for a short period. Either enable MI Link Detection and Configuration or use LINK LED (requires enabling via management interface).</td>
<td></td>
</tr>
<tr>
<td>LAN8187</td>
<td>-</td>
<td>-</td>
<td>X</td>
<td>1</td>
<td>no (Vendor)</td>
<td>0-31</td>
<td>0</td>
<td>provisionally</td>
<td>required</td>
<td>Link signal depends on PHY address.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>LAN8700</td>
<td>-</td>
<td>-</td>
<td>X</td>
<td>1</td>
<td>no (Vendor)</td>
<td>0-31</td>
<td>0</td>
<td>provisionally</td>
<td>required</td>
<td>Link signal depends on PHY address.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>LAN8710</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>0</td>
<td>no</td>
<td>0</td>
<td>31</td>
<td>provisionally</td>
<td>provisionally</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Microsemi</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VCS8530</td>
<td>-</td>
<td>-</td>
<td>X</td>
<td>1</td>
<td>no (Vendor)</td>
<td>0 (0-31)</td>
<td>10 µs</td>
<td>not necessary</td>
<td>required</td>
<td>RMI/RGMII only.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>VCS8540</td>
<td>-</td>
<td>-</td>
<td>X</td>
<td>1</td>
<td>no (Vendor)</td>
<td>0 (0-31)</td>
<td>10 µs</td>
<td>not necessary</td>
<td>required</td>
<td>Enabling link signal (FASTLINK_FAIL) requires access via management interface. PHY addresses 1-31 require access via management interface (managed mode). First MI access 15 ms after reset or later, requires extra logic. Additional reset pulse required in unmanaged mode.</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

14 ET1100/ET1200 do not support fully support MI management access from the µController, so external logic is required to access the PHY.
<table>
<thead>
<tr>
<th>Vendor / Device</th>
<th>ET1000 suitable</th>
<th>ET1100 suitable</th>
<th>IP Core suitable</th>
<th># Ports</th>
<th>Basic HW test</th>
<th>TX_CLK fixed phase</th>
<th>PHY addr.</th>
<th>PHY addr. offset</th>
<th>Link loss reaction time</th>
<th>Enhanced Link Detection</th>
<th>Auto-TX-Shift (IP Core only)</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>RTL8201N</td>
<td>-</td>
<td>-</td>
<td>X 1</td>
<td>no</td>
<td>0-7</td>
<td>0</td>
<td>provisionally</td>
<td>required</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Renesas</td>
<td>µPD60610/µPD60611</td>
<td>-</td>
<td>-</td>
<td>X 1</td>
<td>no</td>
<td>0/8/16/24/0</td>
<td>3 x RX_ER (120 ns)</td>
<td>not necessary</td>
<td>required</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>µPD60620/µPD60621</td>
<td>X12</td>
<td>X</td>
<td>X 2</td>
<td>yes (Data sheet)</td>
<td>0/8/16/24+1</td>
<td>3 x RX_ER (120 ns)</td>
<td>not necessary</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>STMicroelectronics</td>
<td>STE101P</td>
<td>-</td>
<td>-</td>
<td>X15</td>
<td>1</td>
<td>1-31</td>
<td>provisionally</td>
<td>PHY addr. 0 = Isolate. MDC clock transition required to complete reset phase (MI Link Detection and Configuration required). Link signal depends on PHY address.</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>STE802RT1A/B</td>
<td>-</td>
<td>-</td>
<td>X15</td>
<td>yes (Vendor)</td>
<td>1-31</td>
<td>ET1100/ ET1200: 16 IP: 1-31</td>
<td>provisionally</td>
<td>PHY addr. 0 = Isolate. MDC clock transition required to complete reset phase (MI Link Detection and Configuration required).</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

15 MI link detection and configuration required.
<table>
<thead>
<tr>
<th>Vendor / Device</th>
<th>ET1020 suitable</th>
<th>ET1100 suitable</th>
<th>IP Core suitable</th>
<th># Ports</th>
<th>Basic HW test</th>
<th>TX_CLK fixed phase</th>
<th>PHY addr</th>
<th>PHY addr offset</th>
<th>Link loss reaction time</th>
<th>Enhanced Link Detection</th>
<th>Auto-TX-Shift (IP Core only)</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Texas Instruments</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DP83620/DP83630/DP83640</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>1</td>
<td>yes (Vendor)</td>
<td>1-31</td>
<td>ET1100/ET1200: 16 IP: 1-31</td>
<td>250 µs (conf. to ~1.3 µs)</td>
<td>required</td>
<td></td>
<td>PHY addr: 0 = Isolate. Do not use SCMII mode. Use LED_LINK for link detection. X1 must not be floating, add 2.2KΩ pull-down if necessary (e.g., ET1100/ET1200: CLK25Out is not driven before strapping).</td>
<td></td>
</tr>
<tr>
<td>DP83822</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>1</td>
<td>yes (Data sheet)</td>
<td>0-31</td>
<td>0</td>
<td>250 µs (conf. to &lt;10 µs)</td>
<td>required</td>
<td></td>
<td>Use LED_LINK for link detection. X1 must not be floating, add 2.2KΩ pull-down if necessary (e.g., ET1100/ET1200: CLK25Out is not driven before strapping). Fast Link Down mode with 10 µs reaction time is supported. Recommended configuration for Fast Link Down mode in CR3: enable Bit 3 (RX Error count) and Bit 0 (Signal/Energy loss).</td>
<td></td>
</tr>
<tr>
<td>DP83848</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>1</td>
<td>yes (Vendor)</td>
<td>1-31</td>
<td>ET1100/ET1200: 16 IP: 1-31</td>
<td>(462x620)</td>
<td>250 µs</td>
<td>required</td>
<td>PHY addr: 0 = Isolate. Use LED_LINK for link detection. X1 must not be floating, add 2.2KΩ pull-down if necessary (e.g., ET1100/ET1200: CLK25Out is not driven before strapping).</td>
<td></td>
</tr>
<tr>
<td>DP83849</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>2</td>
<td>yes (Vendor)</td>
<td>0-31</td>
<td>0</td>
<td>250 µs</td>
<td>required</td>
<td></td>
<td>Do not use SCMII mode. Use LED_LINK for link detection. X1 must not be floating, add 2.2KΩ pull-down if necessary. TXD is potentially driven by PHY before a clock signal is applied to X1 (ET1100/ET1200: CLK25Out cannot be used, an external clock source is required).</td>
<td></td>
</tr>
<tr>
<td>TLK100</td>
<td>-</td>
<td>-</td>
<td>X</td>
<td>1</td>
<td>no</td>
<td>0-31</td>
<td>0</td>
<td>500 µs</td>
<td>required</td>
<td>required</td>
<td>TX_CLK phase changes at each link up.</td>
<td></td>
</tr>
<tr>
<td>TLK105</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>1</td>
<td>yes (Data sheet)</td>
<td>0-31</td>
<td>0</td>
<td>200 µs (conf. to &lt;10 µs)</td>
<td>required</td>
<td></td>
<td>Disable Odd nibble detection via MII management, otherwise Forwarded RX errors cannot be detected. Fast Link Down mode with 10 µs reaction time is supported (requires configuration via MII management, default is 200 µs). Recommended configuration for Fast Link Down mode in CR3: enable Bit 3 (RX Error count) and Bit 0 (Signal/Energy loss). MII Link detection and configuration must not be used for IP Cores before V3.2.0, because register 9 is PHY specific.</td>
<td></td>
</tr>
<tr>
<td>TLK106</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>1</td>
<td>yes (Data sheet)</td>
<td>0-31</td>
<td>0</td>
<td>200 µs (conf. to &lt;10 µs)</td>
<td>required</td>
<td></td>
<td>Disable Odd nibble detection via MII management, otherwise Forwarded RX errors cannot be detected. Fast Link Down mode with 10 µs reaction time is supported (requires configuration via MII management, default is 200 µs). Recommended configuration for Fast Link Down mode in CR3: enable Bit 3 (RX Error count) and Bit 0 (Signal/Energy loss). MII Link detection and configuration must not be used for IP Cores before V3.2.0, because register 9 is PHY specific.</td>
<td></td>
</tr>
<tr>
<td>TLK110</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>1</td>
<td>yes (Data sheet)</td>
<td>0-31</td>
<td>0</td>
<td>200 µs (conf. to &lt;10 µs)</td>
<td>required</td>
<td></td>
<td>Disable Odd nibble detection via MII management, otherwise Forwarded RX errors cannot be detected. Fast Link Down mode with 10 µs reaction time is supported (requires configuration via MII management, default is 200 µs). Recommended configuration for Fast Link Down mode in SWSCR3: enable Bit 3 (RX Error count) and Bit 0 (Signal/Energy loss). MII Link detection and configuration must not be used for IP Cores before V3.2.0, because register 9 is PHY specific.</td>
<td></td>
</tr>
<tr>
<td>TLK111</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>1</td>
<td>yes (Data sheet)</td>
<td>0-31</td>
<td>0</td>
<td>200 µs (conf. to &lt;10 µs)</td>
<td>required</td>
<td></td>
<td>Disable Odd nibble detection via MII management, otherwise Forwarded RX errors cannot be detected. Fast Link Down mode with 10 µs reaction time is supported (requires configuration via MII management, default is 200 µs). Recommended configuration for Fast Link Down mode in SWSCR3: enable Bit 3 (RX Error count) and Bit 0 (Signal/Energy loss). MII Link detection and configuration must not be used for IP Cores before V3.2.0, because register 9 is PHY specific.</td>
<td></td>
</tr>
</tbody>
</table>
4.4 Examples of Ethernet PHYs assumed to be incompatible with EtherCAT requirements

The following Ethernet PHYs are currently assumed or known to be incompatible with EtherCAT because they do not support MDI/MDIX-auto-crossover which became state-of-the-art for many recent PHYs:

- **AMD** Am79C874, Am79C875 (datasheet: no MDI/MDIX-auto-crossover)
- **Broadcom** BCM5208R (datasheet: no MDI/MDIX-auto-crossover), BCM5214 (datasheet: only RMII/SMII interface)
- **Cortina Systems** LXT970A, LXT971A, LXT972A, LXT972M, LXT974, LXT975 (datasheet: no MDI/MDIX-auto-crossover)
- **Davicom Semiconductor** DM9761 (datasheet: only RGMII interface)
- **Microchip** KSZ8041 Rev. A3 (hardware test: no preamble maintenance) and maybe previous revisions, KSZ8041 Rev. A3 (hardware test: no MDI/MDIX-auto-crossover), LAN83C185 (datasheet: no MDI/MDIX-auto-crossover)
- **STMicroelectronics** STE100P (datasheet: no MDI/MDIX-auto-crossover)
- **Teridian** 78Q2120C (datasheet: no MDI/MDIX-auto-crossover)
- **VIA Technology** VT6103F, VT6303L (datasheet: no MDI/MDIX-auto-crossover)

5 EtherCAT over Optical Links (FX)

The intention of this chapter is to share current knowledge about FX operation with EtherCAT. The solutions and comments are still work-in-progress, they are possibly subject to change or even incomplete. Most of the presented example schematics have not been implemented in hardware, but they are expected to be working.

5.1 ESCs with native FX support

ESCs with FX support have individual PHY reset outputs for each port. This PHY reset output is intended to hold the PHY and the transceiver in reset state while the ESC is in reset state, and additionally, to issue a reset cycle when a link failure is detected by the enhanced link detection mechanism.

If at least one port is configured for FX operation, all ports have to use the individual PHY reset outputs. This is especially important for enhanced link detection, since all the PHY reset outputs are used for link down signalling instead of auto-negotiation restart, which is not used anymore – regardless of the port using FX or TX.

5.2 ESCs without native FX support

5.2.1 Standard Link Detection

The Enhanced link detection restarts auto-negotiation between the PHYs if a certain level of receive errors is reached. With FX PHYs, auto-negotiation is not available (it is a 100Base-TX feature). Typically, PHYs ignore the restart auto-negotiation request. As a consequence, the EtherCAT slave controller waits endlessly for the link to go down. Other PHYs might get into a dead-lock, because auto-negotiation is enabled by the restart auto-negotiation request, but it will not complete due to the FX operation mode.

Thus, Enhanced Link Detection has to be turned off for FX links (unless Enhanced FX Link Detection is used, which is recommended. See later for more information). It is strongly recommended to use PHYs which are supporting Far-end-Fault (FEF) completely if Enhanced link detection is not used (refer to Section I of the ESC data sheets for more information on FEF).
5.2.1.1 Issue: Temporary Enhanced Link Detection while EEPROM is loading
Enhanced Link Detection is enabled after Reset, and it can only be disabled by EEPROM. This takes about 170 ms. In the meantime, the FX PHYs are powering up. Since they do not need to go through an auto-negotiation sequence, the link (signal detect) comes very early. It is possible that the link is detected, but communication is not possible (RX_ERR are detected). This can trigger the ESC to restart auto-negotiation before the EEPROM is loaded, resulting in potential PHY problems with the restart auto-negotiation request.

The recommended solution to overcome this issue is to power up the FX PHY (and the transceiver) at least 170 ms after the ESC, e.g. by an additional reset controller with delay or power sequencing (Figure 4 or Figure 5).

Another, recommended solution is the Enhanced FX Link Detection, discussed later.

5.2.1.2 Minimum solutions with Standard Link Detection
These two solutions represent the minimum solution for proper power-up and reset operation, but they have drawbacks in detection low quality links. The preferred solution is the Enhanced FX Link Detection, see later.

![Figure 4: PHY reset release delay with transceiver power down/reset](image)

![Figure 5: PHY power sequencing with transceiver power down/reset](image)

5.2.2 Enhanced FX Link Detection
In order to detect erroneous links fast enough, it is desirable to use the error detection principle of Enhanced Link Detection also for FX PHYs. One possible solution is to use the Enhanced Link Detection logic inside the ESC, and another possible solution is to implement enhanced link detection logic with external logic, e.g. a CPLD.

The preferred solution is to let the ESC count the RX_ERR of the PHY, and to detect the restart auto-negotiation request of the ESC by some additional logic (CPLD or µController etc.) attached to the MII management interface. This logic should reset the PHY and the Transceiver (power-down) for a short time. This reset causes a link down, which will be detected by the local ESC (which will leave its potential dead-lock state), and by the communication partner (link down, loop closed). If this solution is chosen, Enhanced Link Detection can be enabled in the EEPROM.

The MII management interface is still connected to the PHY, the CPLD/µC just snoops the bus. It is possible to use one CPLD/µC for all ports of the ESC. The PHY address has to be evaluated and individual reset outputs for each PHY have to be used.

Take care that a reset coming from the ESC also turns at least the transceiver off, in order to enable the communication partner to close the loop.

NOTE: Some PHYs use the “signal detect” input to switch into FX operation mode. If the transceiver is powered down, the PHY might not enter FX mode correctly. Other PHYs might not properly keep the auto-negotiation feature turned off, especially as the ESC tries to enable it with the auto-negotiation restart command. In such a case the PHY is required to be put into reset or power-down state, too.
5.2.2.1 Proposed solutions with Enhanced Link Detection

![Diagram of proposed solutions with Enhanced Link Detection]

Figure 6: CPLD/µC detects auto-negotiation restart command and resets PHY and transceiver

Figure 7: CPLD/µC detects auto-negotiation restart command and powers down PHY and transceiver

NOTE: In Figure 7, the CPLD/µC is connected to the nRESET signal of the ESC PHY to power down/reset the transceiver while the ESC PHY is in reset state.

6 Gigabit Ethernet PHYs

Gigabit Ethernet PHYs can generally be used for EtherCAT, as long as the link speed is restricted to 100 Mbit/s, either by strapping options of the PHY or by using the autonegotiation advertisement. Some ESCs are capable of restricting the autonegotiation advertisement of Gigabit Ethernet PHYs to 100 Mbit/s full-duplex if ML link detection and configuration is enabled. Nevertheless, all other requirements of EtherCAT have to be fulfilled – especially the link loss reaction time (Enhanced Link Detection might be required).

7 Appendix

7.1 Support and Service

Beckhoff and our partners around the world offer comprehensive support and service, making available fast and competent assistance with all questions related to Beckhoff products and system solutions.

7.1.1 Beckhoff’s branch offices and representatives

Please contact your Beckhoff branch office or representative for local support and service on Beckhoff products! The addresses of Beckhoff’s branch offices and representatives round the world can be found on her internet pages: http://www.beckhoff.com

You will also find further documentation for Beckhoff components there.

7.2 Beckhoff Headquarters

Beckhoff Automation GmbH & Co. KG
Huelshorstweg 20
33415 Verl
Germany

Phone: +49 (0) 5246 963-0
Fax: +49 (0) 5246 963-198
E-mail: info@beckhoff.com
Web: www.beckhoff.com

Beckhoff Support

Support offers you comprehensive technical assistance, helping you not only with the application of individual Beckhoff products, but also with other, wide-ranging services:

- world-wide support
- design, programming and commissioning of complex automation systems
- and extensive training program for Beckhoff system components

Hotline: +49 (0) 5246 963-157
Fax: +49 (0) 5246 963-9157
E-mail: support@beckhoff.com

Beckhoff Service

The Beckhoff Service Center supports you in all matters of after-sales service:

- on-site service
- repair service
- spare parts service
- hotline service

Hotline: +49 (0) 5246 963-460
Fax: +49 (0) 5246 963-479
E-mail: service@beckhoff.com